# 2. MICRO CONTROLLER

# **2.1 CONCEPTS OF MICROCONTROLLER:**

Microcontroller is a general purpose device, which integrates a number of the components of a microprocessor system on to single chip. It has inbuilt CPU, memory and peripherals to make it as a mini computer. A microcontroller combines on to the same microchip:

|       |      | The CPU core                                                                                      |
|-------|------|---------------------------------------------------------------------------------------------------|
|       |      | Memory(both ROM and RAM)                                                                          |
|       |      | Some parallel digital i/o                                                                         |
| Micro | cont | rollers will combine other devices such as:                                                       |
|       |      | A timer module to allow the microcontroller to perform tasks for certain time periods.            |
|       |      | A serial i/o port to allow data to flow between the controller and other devices such as a PIC or |
|       |      | another microcontroller.                                                                          |
|       |      | An ADC to allow the microcontroller to accept analogue input data for processing.                 |
| Micro | cont | rollers are :                                                                                     |
|       |      | Smaller in size                                                                                   |
|       |      | Consumes less power                                                                               |
|       |      | Inexpensive                                                                                       |
|       |      |                                                                                                   |

Micro controller is a stand alone unit ,which can perform functions on its own without any requirement for additional hardware like i/o ports and external memory.

The heart of the microcontroller is the CPU core. In the past, this has traditionally been based on a 8-bit microprocessor unit. For example Motorola uses a basic 6800 microprocessor core in their 6805/6808 microcontroller devices.

In the recent years, microcontrollers have been developed around specifically designed CPU cores, for example the microchip PIC range of microcontrollers.

### **2.2 INTRODUCTION TO PIC:**

The microcontroller that has been used for this project is from PIC series. PIC microcontroller is the first RISC based microcontroller fabricated in CMOS (complimentary metal oxide semiconductor) that uses separate bus for instruction and data allowing simultaneous access of program and data memory.

The main advantage of CMOS and RISC combination is low power consumption resulting in a very small chip size with a small pin count. The main advantage of CMOS is that it has immunity to noise than other fabrication techniques.

# PIC (16F877):

Various microcontrollers offer different kinds of memories. EEPROM, EPROM, FLASH etc. are some of the memories of which FLASH is the most recently developed. Technology that is used in pic16F877 is flash technology, so that data is retained even when the power is switched off. Easy Programming and Erasing are other features of PIC 16F877.

### PIC START PLUS PROGRAMMER:

The PIC start plus development system from microchip technology provides the product development engineer with a highly flexible low cost microcontroller design tool set for all microchip PIC micro devices. The picstart plus development system includes PIC start plus development programmer and mplab ide.

The PIC start plus programmer gives the product developer ability to program user software in to any of the supported microcontrollers. The PIC start plus software running under mplab provides for full interactive control over the programmer.

### 2.3 SPECIAL FEATURES OF PIC MICROCONTROLLER:

# **CORE FEATURES:**

High-performance RISC CPU

- Only 35 single word instructions to learn
- All single cycle instructions except for program branches which are two cycle
- Operating speed: DC 20 MHz clock input
- DC 200 ns instruction cycle
- Up to 8K x 14 words of Flash Program Memory,
- Up to 368 x 8 bytes of Data Memory (RAM)
- Up to 256 x 8 bytes of EEPROM data memory
- Pin out compatible to the PIC16C73/74/76/77
- Interrupt capability (up to 14 internal/external
- Eight level deep hardware stack
- Direct, indirect, and relative addressing modes
- Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own on-chip RC Oscillator for reliable operation
- Programmable code-protection
- Power saving SLEEP mode
- Selectable oscillator options
- Low-power, high-speed CMOS EPROM/EEPROM technology
- Fully static design
- In-Circuit Serial Programming (ICSP) via two pins
- Only single 5V source needed for programming capability
- In-Circuit Debugging via two pins
- Processor read/write access to program memory
- Wide operating voltage range: 2.5V to 5.5V
- High Sink/Source Current: 25 mA
- Commercial and Industrial temperature ranges
- Low-power consumption:

2mA typical @ 5V, 4 MHz

20mA typical @ 3V, 32 kHz

1mA typical standby current

#### PERIPHERAL FEATURES:

• Timer0: 8-bit timer/counter with 8-bit prescaler

- Timer1: 16-bit timer/counter with prescaler, can be incremented during sleep via external crystal/clock
- Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler
- Two Capture, Compare, PWM modules

Capture is 16-bit, max resolution is 12.5 ns,

Compare is 16-bit, max resolution is 200 ns,

PWM max. resolution is 10-bit

- 10-bit multi-channel Analog-to-Digital converter
- Synchronous Serial Port (SSP) with SPI. (Master Mode) and I2C. (Master/Slave)
- Universal Synchronous Asynchronous Receiver Transmitter (USART/SCI) with 9- bit address detection.
- Brown-out detection circuitry for Brown-out Reset (BOR)

# 2.4 ARCHITECTURE OF PIC 16F877:

The complete architecture of PIC 16F877 is shown in the fig 2.1. Table 2.1 gives details about the specifications of PIC 16F877. Fig 2.2 shows the complete pin diagram of the IC PIC 16F877.

# FIG 2.1 ARCHITECTURE OF PIC 16F877



Note 1: Higher order bits are from the STATUS register.

TABLE 2.1 SPECIFICATIONS

| DEVICE     | PROGRAM FLASH | DATA MEMORY | DATA EEPROM |
|------------|---------------|-------------|-------------|
| PIC 16F877 | 8K            | 368 Bytes   | 256 Bytes   |

FIG 2.2 PIN DIAGRAM OF PIC 16F877



TABLE 2.2 PIN OUT DESCRIPTION

| Pin Name      | DIP<br>Pin# | PLCC<br>Pin# | QFP<br>Pin# | I/O/P<br>Type | Buffer<br>Type        | Description                                                                                                                                                                                              |  |  |
|---------------|-------------|--------------|-------------|---------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OSC1/CLKIN    | 13          | 14           | 30          | -             | ST/CMOS(4)            | Oscillator crystal input/external clock source input.                                                                                                                                                    |  |  |
| OSC2/CLKOUT   | 14          | 15           | 31          | 0             | _                     | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. |  |  |
| MCLR/Vpp/THV  | 1           | 2            | 18          | I/P           | ST                    | Master clear (reset) input or programming voltage input or<br>high voltage test mode control. This pin is an active low<br>reset to the device.                                                          |  |  |
|               |             |              |             |               |                       | PORTA is a bi-directional I/O port.                                                                                                                                                                      |  |  |
| RA0/AN0       | 2           | 3            | 19          | I/O           | TTL                   | RA0 can also be analog input0                                                                                                                                                                            |  |  |
| RA1/AN1       | 3           | 4            | 20          | I/O           | TTL                   | RA1 can also be analog input1                                                                                                                                                                            |  |  |
| RA2/AN2/VREF- | 4           | 5            | 21          | I/O           | TTL                   | RA2 can also be analog input2 or negative analog ref-<br>erence voltage                                                                                                                                  |  |  |
| RA3/AN3/VREF+ | 5           | 6            | 22          | I/O           | TTL                   | RA3 can also be analog input3 or positive analog ref<br>ence voltage                                                                                                                                     |  |  |
| RA4/T0CKI     | 6           | 7            | 23          | I/O           | ST                    | RA4 can also be the clock input to the Timer0 timer/<br>counter. Output is open drain type.                                                                                                              |  |  |
| RA5/SS/AN4    | 7           | 8            | 24          | I/O           | TTL                   | RA5 can also be analog input4 or the slave select for<br>the synchronous serial port.                                                                                                                    |  |  |
|               |             |              |             |               |                       | PORTB is a bi-directional I/O port. PORTB can be software programmed for internal weak pull-up on all inputs.                                                                                            |  |  |
| RB0/INT       | 33          | 36           | 8           | I/O           | TTL/ST <sup>(1)</sup> | RB0 can also be the external interrupt pin.                                                                                                                                                              |  |  |
| RB1           | 34          | 37           | 9           | I/O           | TTL                   |                                                                                                                                                                                                          |  |  |
| RB2           | 35          | 38           | 10          | I/O           | TTL                   |                                                                                                                                                                                                          |  |  |
| RB3/PGM       | 36          | 39           | 11          | I/O           | TTL                   | RB3 can also be the low voltage programming input                                                                                                                                                        |  |  |
| RB4           | 37          | 41           | 14          | I/O           | TTL                   | Interrupt on change pin.                                                                                                                                                                                 |  |  |
| RB5           | 38          | 42           | 15          | I/O           | TTL                   | Interrupt on change pin.                                                                                                                                                                                 |  |  |
| RB6/PGC       | 39          | 43           | 16          | I/O           | TTL/ST <sup>(2)</sup> | Interrupt on change pin or In-Circuit Debugger pin.<br>Serial programming clock.                                                                                                                         |  |  |
| RB7/PGD       | 40          | 44           | 17          | I/O           | TTL/ST <sup>(2)</sup> | Interrupt on change pin or In-Circuit Debugger pin.<br>Serial programming data.                                                                                                                          |  |  |

Legend:

$$I = input$$
  $O = output$   $I/O = input/output$   $P = power$ 

— = Not used TTL = TTL input ST = Schmitt Trigger input

# Note

- This buffer is a Schmitt Trigger input when configured as an external interrupt
   This buffer is a Schmitt Trigger input when used in serial programming mode.
- 3. This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).
- 4. This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.

| Pin Name             | DIP<br>Pin# | PLCC<br>Pin#   | QFP<br>Pin#     | I/O/P<br>Type | Buffer<br>Type        | Description                                                                                            |
|----------------------|-------------|----------------|-----------------|---------------|-----------------------|--------------------------------------------------------------------------------------------------------|
|                      |             |                |                 |               |                       | PORTC is a bi-directional I/O port.                                                                    |
| RC0/T1OSO/T1CKI      | 15          | 16             | 32              | I/O           | ST                    | RC0 can also be the Timer1 oscillator output or a<br>Timer1 clock input.                               |
| RC1/T1OSI/CCP2       | 16          | 18             | 35              | I/O           | ST                    | RC1 can also be the Timer1 oscillator input or<br>Capture2 input/Compare2 output/PWM2 output.          |
| RC2/CCP1             | 17          | 19             | 36              | I/O           | ST                    | RC2 can also be the Capture1 input/Compare1 output/<br>PWM1 output.                                    |
| RC3/SCK/SCL          | 18          | 20             | 37              | I/O           | ST                    | RC3 can also be the synchronous serial clock input/<br>output for both SPI and I <sup>2</sup> C modes. |
| RC4/SDI/SDA          | 23          | 25             | 42              | I/O           | ST                    | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode).                        |
| RC5/SDO              | 24          | 26             | 43              | I/O           | ST                    | RC5 can also be the SPI Data Out (SPI mode).                                                           |
| RC6/TX/CK            | 25          | 27             | 44              | I/O           | ST                    | RC6 can also be the USART Asynchronous Transmit or<br>Synchronous Clock.                               |
| RC7/RX/DT            | 26          | 29             | 1               | I/O           | ST                    | RC7 can also be the USART Asynchronous Receive or<br>Synchronous Data.                                 |
|                      |             |                |                 |               |                       | PORTD is a bi-directional I/O port or parallel slave port                                              |
| DD0/DCD0             | 19          | 21             | 38              | 1/0           | ST/TTL <sup>(3)</sup> | when interfacing to a microprocessor bus.                                                              |
| RD0/PSP0<br>RD1/PSP1 | 20          | 21             | 39              | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
| RD2/PSP2             | 21          | 23             | 40              | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
| RD3/PSP3             | 22          | 24             | 41              | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
| RD4/PSP4             | 27          | 30             | 2               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
| RD5/PSP5             | 28          | 31             | 3               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
| RD6/PSP6             | 29          | 32             | 4               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
| RD7/PSP7             | 30          | 33             | 5               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                        |
|                      |             |                |                 |               |                       | PORTE is a bi-directional I/O port.                                                                    |
| RE0/RD/AN5           | 8           | 9              | 25              | I/O           | ST/TTL <sup>(3)</sup> | RE0 can also be read control for the parallel slave port, or analog input5.                            |
| RE1/WR/AN6           | 9           | 10             | 26              | I/O           | ST/TTL <sup>(3)</sup> | RE1 can also be write control for the parallel slave port, or analog input6.                           |
| RE2/CS/AN7           | 10          | 11             | 27              | I/O           | ST/TTL <sup>(3)</sup> | RE2 can also be select control for the parallel slave port, or analog input7.                          |
| Vss                  | 12,31       | 13,34          | 6,29            | Р             | _                     | Ground reference for logic and I/O pins.                                                               |
| VDD                  | 11,32       | 12,35          | 7,28            | Р             | _                     | Positive supply for logic and I/O pins.                                                                |
| NC                   | _           | 1,17,28,<br>40 | 12,13,<br>33,34 |               | _                     | These pins are not internally connected. These pins should be left unconnected.                        |

Legend: I = input O = output I/O = input/output P = power

— = Not used TTL = TTL input ST = Schmitt Trigger input

# Note:

- 1. This buffer is a Schmitt Trigger input when configured as an external interrupt.
- 2. This buffer is a Schmitt Trigger input when used in serial programming mode.
- 3. This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).
- 4. This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.

# **2.5 I/O PORTS:**

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional Information on I/O ports may be found in the IC micro™ Mid-Range Reference Manual,

# PORTA AND THE TRISA REGISTER:

PORTA is a 6-bit wide bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (=1) will make the corresponding PORTA pin an input, i.e., put the corresponding output driver in a Hi-impedance mode. Clearing a TRISA bit (=0) will make the corresponding PORTA pin an output, i.e., put the contents of the output latch on the selected pin. Reading the PORTA register reads the status of the

pins whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore a write to a port implies that the port pins are read; this value is modified, and then written to the port data latch. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers. Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

**TABLE 2.3 PORT A FUNCTION** 

| Name         | Bit# | Buffer | Function                                                                       |
|--------------|------|--------|--------------------------------------------------------------------------------|
| RA0/AN0      | bit0 | TTL    | Input/output or analog input                                                   |
| RA1/AN1      | bit1 | TTL    | Input/output or analog input                                                   |
| RA2/AN2      | bit2 | TTL    | Input/output or analog input                                                   |
| RA3/AN3/VREF | bit3 | TTL    | Input/output or analog input or VREF                                           |
| RA4/T0CKI    | bit4 | ST     | Input/output or external clock input for Timer0 Output is open drain type      |
| RA5/SS/AN4   | bit5 | TTL    | Input/output or slave select input for synchronous serial port or analog input |

Legend: TTL = TTL input, ST = Schmitt Trigger input

TABLE 2.4 SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4                         | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|--------|-------|-------|-------|-------------------------------|-------|-------|-------|-------|--------------------------|---------------------------|
| 05h     | PORTA  | _     | _     | RA5   | RA4                           | RA3   | RA2   | RA1   | RA0   | 0x 0000                  | 0u 0000                   |
| 85h     | TRISA  | _     | _     |       | PORTA Data Direction Register |       |       |       |       |                          | 11 1111                   |
| 9Fh     | ADCON1 | _     | _     | ADFM  | _                             | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 0- 0000                  | 0- 0000                   |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA.

# PORTB AND TRISB REGISTER:

PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (=1) will make the corresponding PORTB pin an input, i.e., put the corresponding output driver in a hi-impedance mode. Clearing a TRISB bit (=0) will make the corresponding PORTB pin an output, i.e., put the contents of the output latch on the selected pin. Three pins of PORTB are multiplexed with the Low Voltage Programming function; RB3/PGM, RB6/PGC and RB7/PGD. The alternate functions of these pins are described in the Special Features Section. Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups.

This is performed by clearing bit RBPU (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

Four of PORT B's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and allow flag bit RBIF to be cleared. The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on

change feature. This interrupt on mismatch feature, together with software configurable pull-ups on these four pins, allow easy interface to a keypad and make it possible for wake-up on key depression

TABLE 2.5 PORT B FUNCTIONS

| Name    | Bit# | Buffer                | Function                                                                                                                                       |
|---------|------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up.                                                     |
| RB1     | bit1 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                                                 |
| RB2     | bit2 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                                                 |
| RB3/PGM | bit3 | TTL                   | Input/output pin or programming pin in LVP mode. Internal software programmable weak pull-up.                                                  |
| RB4     | bit4 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                                                      |
| RB5     | bit5 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                                                      |
| RB6/PGC | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change) or In-Circuit Debugger pin. Internal software programmable weak pull-up. Serial programming clock. |
| RB7/PGD | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change) or In-Circuit Debugger pin. Internal software programmable weak pull-up. Serial programming data.  |

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in serial programming mode.

TABLE 2.6 SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address   | Name           | Bit 7 | Bit 6                         | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|-----------|----------------|-------|-------------------------------|-------|-------|-------|-------|-------|-------|--------------------------|---------------------------|
| 06h, 106h | PORTB          | RB7   | RB6                           | RB5   | RB4   | RB3   | RB2   | RB1   | RB0   | xxxx xxxx                | uuuu uuuu                 |
| 86h, 186h | TRISB          |       | PORTB Data Direction Register |       |       |       |       |       |       |                          | 1111 1111                 |
| 81h, 181h | OPTION_<br>REG | RBPU  | INTEDG                        | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                | 1111 1111                 |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

# PORTC AND THE TRISC REGISTER:

PORTC is an 8-bit wide bi-directional port. The corresponding data direction register is TRISC. Setting a TRISC bit (=1) will make the corresponding PORTC pin an input, i.e., put the corresponding output driver in a hi-impedance mode. Clearing a TRISC bit (=0) will make the

corresponding PORTC pin an output, i.e., put the contents of the output latch on the selected pin. PORTC is multiplexed with several peripheral functions. PORTC pins have Schmitt Trigger input buffers.

When the I2C module is enabled, the PORTC (3:4) pins can be configured with normal I2C levels or with SMBUS levels by using the CKE bit (SSPSTAT <6>). When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modify write instructions (BSF, BCF, XORWF) with TRISC as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

**TABLE 2.7 PORTC FUNCTIONS** 

| Name            | Bit# | Buffer Type | Function                                                                                           |
|-----------------|------|-------------|----------------------------------------------------------------------------------------------------|
| RC0/T10S0/T1CKI | bit0 | ST          | Input/output port pin or Timer1 oscillator output/Timer1 clock input                               |
| RC1/T1OSI/CCP2  | bit1 | ST          | Input/output port pin or Timer1 oscillator input or Capture2 input/<br>Compare2 output/PWM2 output |
| RC2/CCP1        | bit2 | ST          | Input/output port pin or Capture1 input/Compare1 output/PWM1 output                                |
| RC3/SCK/SCL     | bit3 | ST          | RC3 can also be the synchronous serial clock for both SPI and I <sup>2</sup> C modes.              |
| RC4/SDI/SDA     | bit4 | ST          | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode).                    |
| RC5/SDO         | bit5 | ST          | Input/output port pin or Synchronous Serial Port data output                                       |
| RC6/TX/CK       | bit6 | ST          | Input/output port pin or USART Asynchronous Transmit or Synchronous Clock                          |
| RC7/RX/DT       | bit7 | ST          | Input/output port pin or USART Asynchronous Receive or Synchronous Data                            |

Legend: ST = Schmitt Trigger input

TABLE 2.8 SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3     | Bit 2     | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all<br>other<br>resets |
|---------|-------|-------|-------|-------|-------|-----------|-----------|-------|-------|--------------------------|------------------------------------|
| 07h     | PORTC | RC7   | RC6   | RC5   | RC4   | RC3       | RC2       | RC1   | RC0   | XXXX XXXX                | uuuu uuuu                          |
| 87h     | TRISC |       |       | PORT  |       | 1111 1111 | 1111 1111 |       |       |                          |                                    |

Legend: x = unknown, u = unchanged.

### PORTD AND TRISD REGISTERS:

This section is not applicable to the 28-pin devices. PORTD is an 8-bit port with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output. PORTD can be configured as an 8-bit wide microprocessor Port (parallel slave port) by setting control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL.

**TABLE 2.9 PORTD FUNCTIONS** 

| Name     | Bit# | Buffer Type           | Function                                          |
|----------|------|-----------------------|---------------------------------------------------|
| RD0/PSP0 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit0 |
| RD1/PSP1 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit1 |
| RD2/PSP2 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit2 |
| RD3/PSP3 | bit3 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit3 |
| RD4/PSP4 | bit4 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit4 |
| RD5/PSP5 | bit5 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit5 |
| RD6/PSP6 | bit6 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit6 |
| RD7/PSP7 | bit7 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit7 |

Legend: ST = Schmitt Trigger input TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffer when in Parallel Slave Port Mode.

TABLE 2.10 SUMMARY OF REGISTERS ASSOCIATED WITH PORTD

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4                               | Bit 3     | Bit 2     | Bit 1 | Bit 0     | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|-------|-------|-------|-------|-------------------------------------|-----------|-----------|-------|-----------|--------------------------|---------------------------|
| 08h     | PORTD | RD7   | RD6   | RD5   | RD4                                 | RD3       | RD2       | RD1   | RD0       | XXXX XXXX                | uuuu uuuu                 |
| 88h     | TRISD |       |       |       |                                     | 1111 1111 | 1111 1111 |       |           |                          |                           |
| 89h     | TRISE | IBF   | OBF   | IBOV  | PSPMODE — PORTE Data Direction Bits |           |           |       | 0000 -111 | 0000 -111                |                           |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTD.

## PORTE AND TRISE REGISTER:

PORTE has three pins RE0/RD/AN5, RE1/WR/AN6 and RE2/CS/AN7, which are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers.

The PORTE pins become control inputs for the microprocessor port when bit PSPMODE (TRISE<4>) is set. In this mode, the user must make sure that the TRISE<2:0> bits are set (pins are

configured as digital inputs). Ensure ADCON1 is configured for digital I/O. In this mode the input buffers are TTL.

PORTE pins are multiplexed with analog inputs. When selected as an analog input, these pins will read as '0's. TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

**TABLE 2.11 PORTE FUNCTIONS** 

| Name       | Bit# | Buffer Type           | Function                                                                                                                                                                             |
|------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RE0/RD/AN5 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or read control input in parallel slave port mode or analog input:  RD  1 = Not a read operation 0 = Read operation. Reads PORTD register (if chip selected)   |
| RE1/WR/AN6 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or write control input in parallel slave port mode or analog input:  WR  1 =Not a write operation 0 =Write operation. Writes PORTD register (if chip selected) |
| RE2/CS/AN7 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or chip select control input in parallel slave port mode or analog input:  CS  1 = Device is not selected  0 = Device is selected                              |

Legend: ST = Schmitt Trigger input TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port Mode.

TABLE 2.12 SUMMARY OF REGISTERS ASSOCIATED WITH PORTE

| Addr | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2                     | Bit 1 | Bit 0     | Value on:<br>POR,<br>BOR | Value on all other resets |
|------|--------|-------|-------|-------|---------|-------|---------------------------|-------|-----------|--------------------------|---------------------------|
| 09h  | PORTE  | _     | _     | _     | _       | _     | RE2                       | RE1   | RE0       | xxx                      | uuu                       |
| 89h  | TRISE  | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE Data Direction Bits |       | 0000 -111 | 0000 -111                |                           |
| 9Fh  | ADCON1 | _     | _     | ADFM  | _       | PCFG3 | PCFG2                     | PCFG1 | PCFG0     | 0- 0000                  | 0- 0000                   |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTE.

# 2.6 MEMORY ORGANISATION:

There are three memory blocks in each of the PIC16F877 MUC's. The program memory and Data Memory have separate buses so that concurrent access can occur.

### PROGRAM MEMORY ORGANISATION:

The PIC16f877 devices have a 13-bit program counter capable of addressing 8K \*14 words of FLASH program memory. Accessing a location above the physically implemented address will cause a wraparound. The RESET vector is at 0000h and the interrupt vector is at 0004h.

# DATA MEMORY ORGANISTION:

The data memory is partitioned into multiple banks which contain the General Purpose Registers and the special functions Registers. Bits RP1 (STATUS<6) and RP0 (STATUS<5>) are the bank selected bits.

| RP1:RP0 | Banks |
|---------|-------|
| 00      | 0     |
| 01      | 1     |
| 10      | 2     |
| 11      | 3     |

Each bank extends up to 7Fh (1238 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain special function registers. Some frequently used special function registers from one bank may be mirrored in another bank for code reduction and quicker access.

# PIC16F877 REGISTER FILE MAP

File Address Indirect addr.(\*) Indirect addr.(\*) Indirect addr.(\*) Indirect addr.(\*) 00h 100h 180h 80h TMR0 101h OPTION REG TMR0 01h OPTION REG 81h 181h PCL PCL 02h 102h 82h PCL 182h PCL 03h STATUS 103h STATUS STATUS 183h STATUS 83h 04h FSR 104h FSR 184h FSR 84h FSR PORTA 05h TRISA 85h 105h 185h 106h TRISB 06h PORTB 86h PORTB 186h TRISB 07h 107h PORTC TRISC 87h 187h PORTD (1) 08h TRISD (1) 108h 188h 88h PORTE (1) TRISE (1) 109h 09h 189h 89h PCLATH 10Ah 0Ah PCLATH 8Ah PCLATH PCLATH 18Ah 0Bh 10Bh INTCON INTCON 8Bh INTCON INTCON 18Bh 0Ch 10Ch EECON1 PIR1 8Ch EEDATA 18Ch PIE1 EECON2 0Dh EEADR 10Dh PIR2 8Dh 18Dh PIE2 10Eh Reserved(2) TMR1L 0Eh 18Eh **PCON** 8Eh EEDATH TMR1H 0Fh EEADRH 10Fh Reserved(2) 8Fh 18Fh 110h T1CON 10h 90h 190h TMR2 11h 111h 91h 191h SSPCON2 T2CON 12h 112h PR2 92h 192h SSPBUF 13h 113h 193h SSPADD 93h 114h SSPCON 14h SSPSTAT 194h 94h 115h CCPR1L 15h 95h 195h CCPR1H 16h 96h 116h 196h General General 17h 117h CCP1CON 197h 97h Purpose Register Purpose 118h 18h 98h 198h RCSTA TXSTA Register 19h 119h 99h 16 Bytes 16 Bytes 199h SPBRG TXREG 9Ah 11Ah 1Ah 19Ah RCREG CCPR2L 1Bh 9Bh 11Bh 19Bh 1Ch 11Ch 9Ch 19Ch CCPR2H 1Dh 11Dh 19Dh CCP2CON 9Dh 11Eh 1Eh ADRESL 9Eh 19Eh ADRESH 11Fh 1Fh 9Fh 19Fh ADCON1 ADCON0 20h 120h 1A0h A0h General General General General Purpose Purpose Purpose Purpose Register Register Register Register 80 Bytes 80 Bytes 80 Bytes 96 Bytes 1EFh EFh 16Fh

Bank 0

7Fh

accesses

70h-7Fh

Bank 1

170h

17Fh

accesses

70h-7Fh

Bank 2

F0h

FFh

1F0h

1FFh

accesses

70h - 7Fh

Bank 3

Unimplemented data memory locations, read as '0'.

Not a physical register.

Note 1: These registers are not implemented on 28-pin devices.

<sup>2:</sup> These registers are reserved, maintain these registers clear.

### GENERAL PURPOSE REGISTER FILE:

The register file can be accessed either directly or indirectly through the File Selected Register (FSR). There are some Special Function Registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. The Special Function Registers can be classified into two sets; core (CPU) and peripheral. Those registers associated with the core functions.

### 2.7 INSTRUCTION SET SUMMARY:

Each PIC 16f877 instruction is a 14-bit word, divided into an OPCODE which specifies the instruction type and one or more operand which further specify the operation of the instruction. The PIC16F877 instruction set summary in Table 2.13 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. It shows the opcode Field descriptions.

TABLE 2.13 OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                         |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                |  |  |  |  |  |
| W     | Working register (accumulator)                                                                                                                                      |  |  |  |  |  |
| b     | Bit address within an 8-bit file register                                                                                                                           |  |  |  |  |  |
| k     | Literal field, constant data or label                                                                                                                               |  |  |  |  |  |
| x     | Don't care location (= 0 or 1)  The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. |  |  |  |  |  |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                        |  |  |  |  |  |
| PC    | Program Counter                                                                                                                                                     |  |  |  |  |  |
| TO    | Time-out bit                                                                                                                                                        |  |  |  |  |  |
| PD    | Power-down bit                                                                                                                                                      |  |  |  |  |  |

**For byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specified where the result of the operation is to be placed. If 'd' is

zero, the result is placed in the w register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, which 'f' represents the address of the file in which the bits is located. For literal and control operations, 'k' represents an eight or eleven bit constant or literal value.

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- **Bit-oriented** operations
- Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 ms. If a conditional test is true or the program counter is changed as a result of an instruction, then the instruction execution time is 2 ms.

TABLE 2.14 16F877 INSTRUCTION SET

| Mnemonic,<br>Operands                  |        | Description                                               |       | 14-Bit Opcode |       |      |       | Status   | Notes |  |
|----------------------------------------|--------|-----------------------------------------------------------|-------|---------------|-------|------|-------|----------|-------|--|
|                                        |        |                                                           |       | MSb           |       |      | LSb   | Affected |       |  |
| BYTE-ORIENTED FILE REGISTER OPERATIONS |        |                                                           |       |               |       |      |       |          |       |  |
| ADDWF                                  | f, d   | Add W and f                                               | 1     | 00            | 0111  | dfff | ffff  | C,DC,Z   | 1,2   |  |
| ANDWF                                  | f, d   | AND W with f                                              | 1     | 00            | 0101  | dfff | ffff  | Z        | 1,2   |  |
| CLRF                                   | f      | Clear f                                                   | 1     | 00            | 0001  | lfff | ffff  | Z        | 2     |  |
| CLRW                                   | -      | Clear W                                                   | 1     | 00            | 0001  | 0xxx | 20000 | Z        |       |  |
| COMF                                   | f, d   | Complement f                                              | 1     | 00            | 1001  | dfff | ffff  | Z        | 1,2   |  |
| DECF                                   | f, d   | Decrement f                                               | 1     | 00            | 0011  | dfff | ffff  | Z        | 1,2   |  |
| DECFSZ                                 | f, d   | Decrement f, Skip if 0                                    | 1(2)  | 00            | 1011  | dfff | ffff  |          | 1,2,3 |  |
| INCF                                   | f, d   | Increment f                                               | 1     | 00            | 1010  | dfff | ffff  | Z        | 1,2   |  |
| INCFSZ                                 | f, d   | Increment f, Skip if 0                                    | 1(2)  | 00            | 1111  | dfff | ffff  |          | 1,2,3 |  |
| IORWF                                  | f, d   | Inclusive OR W with f                                     | 1     | 00            | 0100  | dfff | ffff  | Z        | 1,2   |  |
| MOVF                                   | f, d   | Move f                                                    | 1     | 00            | 1000  | dfff | ffff  | Z        | 1,2   |  |
| MOVWF                                  | f      | Move W to f                                               | 1     | 00            | 0000  | lfff | ffff  |          |       |  |
| NOP                                    | -      | No Operation                                              | 1     | 00            | 0000  | 0xx0 | 0000  |          |       |  |
| RLF                                    | f, d   | Rotate Left f through Carry                               | 1     | 00            | 1101  | dfff | ffff  | С        | 1,2   |  |
| RRF                                    | f, d   | Rotate Right f through Carry                              | 1     | 00            | 1100  | dfff | ffff  | С        | 1,2   |  |
| SUBWF                                  | f, d   | Subtract W from f                                         | 1     | 00            | 0010  | dfff | ffff  | C,DC,Z   | 1,2   |  |
| SWAPF                                  | f, d   | Swap nibbles in f                                         | 1     | 00            | 1110  | dfff | ffff  | , ,      | 1,2   |  |
| XORWF                                  | f, d   | Exclusive OR W with f                                     | 1     | 00            | 0110  | dfff | ffff  | Z        | 1,2   |  |
| BIT-ORIENT                             | ED FIL | E REGISTER OPERATIONS                                     |       |               |       |      |       |          |       |  |
| BCF                                    | f, b   | Bit Clear f                                               | 1     | 01            | 00bb  | bfff | ffff  |          | 1,2   |  |
| BSF                                    | f, b   | Bit Set f                                                 | 1     | 01            | 01bb  | bfff | ffff  |          | 1,2   |  |
| BTFSC                                  | f, b   | Bit Test f, Skip if Clear                                 | 1 (2) | 01            | 10bb  | bfff | ffff  |          | 3     |  |
| BTFSS                                  | f, b   | Bit Test f, Skip if Set                                   | 1 (2) | 01            | 11bb  | bfff | ffff  |          | 3     |  |
| LITERAL A                              | ND CO  | NTROL OPERATIONS                                          |       |               |       |      |       |          |       |  |
| ADDLW                                  | k      | Add literal and W                                         | 1     | 11            | 111x  | kkkk | kkkk  | C,DC,Z   |       |  |
| ANDLW                                  | k      | AND literal with W                                        | 1     | 11            | 1001  | kkkk | kkkk  | Z        |       |  |
| CALL                                   | k      | Call subroutine                                           | 2     | 10            | 0kkk  | kkkk | kkkk  |          |       |  |
| CLRWDT                                 | -      | Clear Watchdog Timer                                      | 1     | 00            | 0000  | 0110 | 0100  | TO,PD    |       |  |
| GOTO                                   | k      | Go to address                                             | 2     | 10            | 1kkk  | kkkk | kkkk  |          |       |  |
| IORLW                                  | k      | Inclusive OR literal with W                               | 1     | 11            | 1000  | kkkk | kkkk  | Z        |       |  |
| MOVLW                                  | k      | Move literal to W                                         | 1     | 11            | 00ac  | kkkk | kkkk  |          |       |  |
| RETFIE                                 | -      | Return from interrupt                                     | 2     | 00            | 0000  | 0000 | 1001  |          |       |  |
| RETLW                                  | k      | Return with literal in W                                  | 2     | 11            | 01:00 | kkkk | kkkk  |          |       |  |
| RETURN                                 | -      | Return from Subroutine                                    | 2     | 00            | 0000  | 0000 | 1000  |          |       |  |
| SLEEP                                  | -      | Go into standby mode                                      | 1     | 00            | 0000  | 0110 | 0011  | TO,PD    |       |  |
| SUBLW                                  | k      | Subtract W from literal                                   | 1     | 11            | 110x  | kkkk | kkkk  | C,DC,Z   |       |  |
| XORLW                                  | k      | Exclusive OR literal with W                               | 1     | 11            | 1010  | kkkk | kkkk  | Z        |       |  |
|                                        |        | I/O register is modified as a function of itself ( a.g. M |       |               |       |      |       |          |       |  |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF\_PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

# **GENERAL FORMAT FOR INSTRUCTIONS:**

Byte-oriented file register operations

| 13 |        | 8 | 7 | 6 | 0          |
|----|--------|---|---|---|------------|
|    | OPCODE |   | đ |   | f (FILE #) |

d = 0 for destination W

d = 1 for destination f

f = 7-bit file register address

Bit-oriented file register operations



b = 3-bit bit address

f = 7-bit file register address

# Literal and control operations

# General



k = 8-bit immediate value

# CALL and GOTO instructions only



k = 11-bit immediate value

# **PCB LAYOUT:**

